TY - BOOK AU - Gimenez,Salvador Pinillos TI - Layout techniques for MOSFETS T2 - Synthesis lectures on emerging engineering technologies SN - 9781627054829 AV - TK 7871.95 G55.2016 PY - 2016/// CY - San Rafael, California PB - Morgan & Claypool Publishers KW - Metal oxide semiconductor field-effect transistors KW - Transistores de efecto de campo KW - Integrated circuit layout KW - Disposición de circuitos integrados N1 - Incluye referencias bibliográficas (páginas 61-68); 1. Introduction -- 2. The origin of the innovative layout techniques for MOSFETs -- 2.1 Observing and combining different new effects in MOSFETs -- 3. Diamond MOSFET (hexagonal gate geometry) -- 4. Octo layout style (octagonal gate shape) for MOSFET -- 5. Ellipsoidal layout style for MOSFET -- 6. Fish layout style ("<" gate shape) for MOSFET -- 7. Annular circular gate layout style for MOSFET -- 8. Wave layout style ("S" gate shape) for MOSFET -- 9. Conclusions and comments -- References -- About the author N2 - This book aims at describing in detail the different layout techniques for remarkably boosting the electrical performance and the ionizing radiation tolerance of planar Metal-Oxide-Semiconductor (MOS) Field Effect Transistors (MOSFETs), without adding any costs to the current planar Complementary MOS (CMOS) integrated circuits (ICs) manufacturing processes. These innovative layout styles are based on pn junctions engineering between the drain/source and channel regions or simply MOSFET gate layout change. These interesting layout structures are capable of incorporating new effects in the MOSFET structures, such as the Longitudinal Corner Effect (LCE), the Parallel connection of MOSFETs with Different Channel Lengths Effect (PAMDLE), the Deactivation of the Parallel MOSFETs in the Bird's Beak Regions (DEPAMBBRE), and the Drain Leakage Current Reduction Effect (DLECRE), which are still seldom explored by the semiconductor and CMOS ICs industries. Several three-dimensional (3D) numerical simulations and experimental works are referenced in this book to show how these layout techniques can help the designers to reach the analog and digital CMOS ICs specifications with no additional cost. Furthermore, the electrical performance and ionizing radiation robustness of the analog and digital CMOS ICs can significantly be increased by using this gate layout approach ER -